DECEMBER 1979 - REVISED AUGUST 1983 - 1024 X 8 Organization - All Inputs and Outputs Fully TTL Compatible - Static Operation (No Clocks, No Refresh) - Max Access/Min Cycle Time '2708-35 350 ns '2708-45 450 ns '27L08-45 450 ns - 3-State Outputs for OR-Ties - N-Channel Silicon-Gate Technology - 8-Bit Output for Use in Microprocessor-Based Systems - Power Dissipation '27L08 '2708 580 mW Max Active 800 mW Max Active - 10% Power Supply Tolerance (TMS27L08-45 and all SMJ' versions) - Plug-Compatible Pin-Outs Allowing Interchangeability/Upgrade to 16K With Minimum Board Change - Available in Full Military Temperature Range Versions (SMJ2708) ### description The '2708-35, '2708-45, and '27L08-45 are ultraviolet light-erasable, electrically programmable read-only memories. They have 8,192 bits organized as 1024 words of 8-bit length. The devices are fabricated using N-channel silicon-gate technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54/74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 54/74 or 54LS/74LS TTL circuit without external resistors. The '27L08 guarantees 200 mV dc noise immunity in the high state and 250 mV in the low state. The data outputs for the '2708-35, '2708-45, and '27L08-45 are three-state for OR-tying multiple devices on a common bus. TMS2708 . . . JL PACKAGE SMJ2708 . . . J PACKAGE (TOP VIEW) | A7 [ | 11 | 724 | Vcc | |-------|-----------------|-----|-----------------| | A6 [ | 2 | 23 | 8A [ | | A5 [ | ]3 | 22 | A9 | | A4 [ | 4 | 21 | V <sub>BB</sub> | | A3 [ | 5 | 20 | S(PE) | | A2 [ | <b>]</b> 6 | 19 | od∨ [ | | A1 [ | ٦, | 18 | ] PGM | | A0 [ | 8 | 17 | 08 | | Q1 [ | _] <sub>9</sub> | 16 | Ω7 | | 02 | _10 | 15 | ] Q6 | | αз ( | ]11 | 14 | Ω5 | | Vss [ | 12 | 13 | Q4 | SMJ2708 . . . FE PACKAGE (TOP VIEW) NC - No Connection | | PIN NOMENCLATURE | |-------|----------------------------| | A0-A7 | Address Inputs | | NC | No Connection | | PGM | Program | | Q1-Q8 | Data Out | | S(PE) | Chip Select/Program Enable | | ∨вв | – 5-V Power Supply | | Vcc | +5-V Power Supply | | VDD | + 12-V Power Supply | | VSS | 0-V Ground | Copyright © 1983 by Texas Instruments Incorporated 184 Texas Instruments POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 6-31 The SMJ' Series is offered in a 24-pin dual-in-line ceramic package (J) and also in a 32-pin leadless ceramic chip carrier (FE). The J package is designed for insertion in mounting-hole rows on 600-mil (15.2 mm) centers whereas the FE package is intended for surface mounting on solder pads on 0.05-inch (1.27 mm) centers. The FE package is a three-layer 32-pad rectangular chip carrier with dimensions of $0.450 \times 0.550 \times 0.100$ inches (11.43 $\times$ 13.97 $\times$ 2.54 mm). This series is designed for operation from -55°C to 125°C. ### operation (read mode) #### address (A0-A9) The address-valid interval determines the device cycle time. The 10-bit positive-logic address is decoded on-chip to select one of the 1024 words of 8-bit length in the memory array. A0 is the least-significant bit and A9 is the mostsignificant bit of the word address. #### chip select, program enable (S (PE)) When the chip select is low, all eight outputs are enabled and the eight-bit addressed word can be read. When the chip select is high, all eight outputs are in a high-impedance state. #### data out (Q1-Q8) The chip must be selected before the eight-bit output word can be read. Data will remain valid until the address is changed or the chip is deselected. When deselected, the three-state outputs are in a high-impedance state. The outputs will drive TTL circuits without external components. 6 **EPROM Devices** The program pin must be held below VCC in the read mode. #### operation (program mode) #### Arase Before programming, the '2708-35, '2708-45, or '27L08-45 is erased by exposing the chip through the transparent lid to high-intensity ultraviolet light that has a wavelength of 253.7 nanometers (2537 Angstroms). The recommend $ed\ minimum\ exposure\ dose\ (UV\ intensity\ \times\ exposure\ time)\ is\ fifteen\ watt-seconds\ per\ square\ centimeter.\ Thus,\ a\ typical$ 12 milliwatt per square centimeter, filterless UV lamp will erase the device in a minimum of 21 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are in the high state. #### programming Programming consists of successively depositing a small amount of charge to a selected memory cell that is to be changed from the erased high state to the low state. A low can be changed to a high only by erasure. Programming is normally accomplished on a PROM or EPROM Programmer, an example of which is TI's Universal PROM Programming Module in conjunction with the 990 prototyping system. Programming must be done at room temperature (25 °C) ### to start programming (see program cycle timing diagram) First bring the $\bar{S}$ (PE) pin to +12 V to disable the outputs and convert them to inputs. This pin is held high for the duration of the programming sequence. The first word to be programmed is addressed (it is customary to begin with the "0" address) and the data to be stored is placed on the Q1-Q8 program inputs. Then a $\pm$ 25 V program pulse is applied to the program pin. After 0.1 to 1.0 milliseconds the program pin is brought back to 0 V. After at least one microsecond the word address is sequentially changed to the next location, the new data is set up and the program pulse is applied. 184 6-32 POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 ### SMJ2708, SMJ27LUB 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES Programming continues in this manner until all words have been programmed. This constitutes one of N program loops. The entire sequence is then repeated N times with $N \times t_W(PR) \ge 100$ ms. Thus, if $t_W(PR) = 1$ ms; then N = 100, the minimum number of program loops required to program the EPROM. #### to stop programming After cycling through the N program loops, the last program pulse is brought to 0 V, then Program Enable [ $\overline{S}$ (PE)] is brought to V<sub>IL</sub> which takes the device out of the program mode. The data supplied by the programmer must be removed before the address is changed since the program inputs are now data outputs and change of address could cause a voltage conflict on the output buffer. Q1-Q8 outputs are invalid up to 10 microseconds after the program enable pin is brought from V<sub>IH</sub>(PE) to V<sub>IL</sub>. ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions in IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | | 0.3 V to 7 V | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | Supply voltage, VBB (see Note 1) | -03 V to 15 V | | Note 1\ | 0,0 | | | 0.0 | | Supply voltage, VCC (see Note 1) | _0.3 V to 15 V | | | •.• | | Supply Voltage, VSS | -0.3 V to 20 V | | All input voltage (except program) (see Note 1) | _0 3 V to 35 V | | and the second s | 0.0 , 10 00 . | | Trogram impat (eee test) | 2 V to / V | | Output voltage (operating, with respect to VSS) Operating free-air temperature range: TMS' | 0°C to 70°C | | - the state of | , | | Operating 1100 directions of the Charles | -65°C to 150°C | | Operating tree-air temperature range: SMJ' | 55°C to 125°C | | Operating case temperature range. | - 55 C to 125 C | | attriage temperature rungs . | | <sup>\*</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. TEXAS INSTRUMENTS POST OFFICE BOX 225012 • DALLAS, TEXAS 75265 184 NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage. Vgg (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to VSS. ### recommended operating conditions | PARAMETER | | TMS2708-35<br>TMS2708-45 | | | TMS27L08-45 | | | |------------------------------------------------------------|-------|--------------------------|---------|------|-------------|--------------------|--------------------------------------------------| | | MIN | NOM | MAX | MIN | NOM | MAX | 1 | | Supply voltage, VBB | -4.75 | - 5 | - 5.25 | -4.5 | -5 | -5.5 | l v | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | <del>l ċ</del> | | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | 10.8 | 12 | 13.2 | l v | | Supply voltage VSS | | 0 | | | 0 | | l · | | High-level input voltage, VIH | | | | | <u>_</u> | | <del> </del> | | (except program and program enable) | 2.4 | | VCC + 1 | 2.2 | | V <sub>CC</sub> +1 | | | High-level program enable input voltage, VIH(PE) | 11.4 | 12 | 12.6 | 10.8 | 12 | 13.2 | v | | High-level program input voltage, VIH(PR) | 25 | 26 | 27 | 25 | 26 | 27 | l v | | Low-level input voltage, VIL (except program) | Vss | | 0.65 | Vss | | 0.65 | l v | | Low-level program input voltage, VIL(PR) | | | | .33 | | 0.03 | <del></del> | | Note: V <sub>IL(PR)</sub> max ≤ V <sub>IH(PR)</sub> - 25 V | Vss | | 1 | VSS | | 1 | V | | High-level program pulse input current (sink), I[H(PR) | | | 40 | | | 40 | mA | | Low-level program pulse input current (source), IIL(PR) | | | 3 | | | 3 | mA | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | °C | # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MS2708<br>MS2708 | | TN | IS27L08 | 3-45 | UNIT | |--------------------|-------------------------------------|-----------------------------------------------------------|-----|------------------|------|-----|------------------|------|------| | | | | MIN | TYP↑ | MAX | MIN | TYP <sup>†</sup> | MAX | 1 | | $v_{OH}$ | High-level output voltage | $I_{OH} = -100 \mu A$ | 3.7 | | | 3.7 | - | | | | - 011 | - Ing. level datput voltage | I <sub>OH</sub> = -1 mA | 2.4 | | | 2.4 | | | \ \ | | VOL | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | | | 0.45 | | | 0.40 | 1 v | | Ŋ | Input current (leakage) | V <sub>I</sub> = 0 V to 5.25 V | | 1 | 10 | | 1 | 10 | μA | | ю | Output current (leakage) | $\bar{S}$ (PE) = 5 V,<br>V <sub>O</sub> = 0.4 V to 5.25 V | | 1 | 10 | | 1 | 10 | μΑ | | <sup>I</sup> BB | Supply current from VBB | All inputs high, | | 30 | 45 | | 9 | 18 | mA | | lcc | Supply current from VCC | $\overline{S}$ (PE) = 5 V, | | 6 | 10 | | 0.9 | 6 | mA | | IDD | Supply current from V <sub>DD</sub> | T <sub>A</sub> = °C<br>(worst case) | | 50 | 65 | | 20 | 34 | mA | | | <u>L</u> | T <sub>A</sub> = 70 °C | | | 800 | | | 350 | | | P <sub>D(AV)</sub> | Power Dissipation | $T_A = 0$ °C, $\overline{S} = 0$ V | | | | | 245 | 475 | mW | | | | $T_A = 0$ °C, $\overline{S} = +5$ V | | | | | 290 | 580 | 1 | # capacitance over recommended supply voltage range and operating free-air temperature range, $f=1~\text{MHz}^{\dagger}$ | | PARAMETER | · · · · · | TA | ıs. | | |----|--------------------|-----------|------------------|-----|------| | | | | TYP <sup>‡</sup> | MAX | UNIT | | Ci | Input capacitance | | 4 | 6 | pF | | Co | Output capacitance | | 8 | 12 | ρF | <sup>&</sup>lt;sup>†</sup>This parameter is tested on sample basis only. **EPROM Devices** <sup>&</sup>lt;sup>‡</sup>All typical values are at T<sub>A</sub> = 25 °C and nominal voltages. # TMS2708, TMS27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES # switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER | TEST CONDITIONS | TMS2 | TMS2708-35 | | TM\$2708<br>TM\$27L08 | | |---------------------|----------------------------------------|-----------------------------------------|------|------------|----------|-----------------------|----------| | | PARAMETER | | MIN | MAX | MIN | MAX | <u> </u> | | t-10) | Access time from Address | | | 350 | <u> </u> | 450 | ns | | ta(A)<br>ta(S) | Access time from S | C <sub>L</sub> = 100 pF | | 120 | | 120 | ns | | <sup>1</sup> v(A) | Output data valid after address change | 1 Series 54/74 TTL load | 0 | | 0 | | ns | | tdis | Output disable time <sup>†</sup> | $t_{f(S)}$ , $t_{f(A)} = 20 \text{ ns}$ | 0 | 120 | 0 | 120 | ns | | t <sub>C</sub> (rd) | Read cycle time | | 350 | | 450 | | ns | <sup>&</sup>lt;sup>†</sup>Value calculated from 0.5 volt delta to measured output level. # recommended timing requirements for programming $T_A = 25\,^{\circ}\text{C}$ | | | | TM | IS' | UNIT | |---------------------|----------------------------------------------------|---|-----|------|------| | | PARAMETER | | MIN | MAX | UN11 | | tw(PR) | Pulse duration, program pulse | | 0.1 | 1 | ms | | t <sub>t</sub> | Transition times (except program pulse) | | | 20 | ns | | t <sub>t(PR)</sub> | Transition times, program pulse | | 50 | 2000 | ns | | t <sub>su(A)</sub> | Address setup time | | 10 | | μS | | t <sub>su(D)</sub> | Data setup time | | 10 | | μS | | t <sub>su(PE)</sub> | Program enable setup time | | 10 | | μS | | th(A) | Address hold time | 1 | 000 | | ns | | th(DA) | Address hold time after program input data stopped | | 0 | | ns | | th(D) | Data hold time | | 000 | | ns | | th(PE) | Program enable hold time | | 500 | | ns | | tSLAX | Delay time, S(PE) low to address change | | 0 | | กร | | JLAN . | | | | | | | PARAMETER | i · | MJ2708<br>MJ2708 | | sıv | J27L08 | 3-45 | UNIT | |----------------------------------------------------------------------------------------------------------|-------|------------------|---------------------|-------|--------|---------------------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | 1 | | Supply voltage, V <sub>BB</sub> | -4.75 | - 5 | - 5.25 | - 4.5 | - 5 | - 5.5 | V | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | V | | Supply voltage, VDD | 11.4 | 12 | 12.6 | 10.8 | 12 | 13.2 | V | | Supply voltage VSS | | 0 | | | 0 | | V | | High-level input voltage, V <sub>IH</sub><br>(except program and program enable | 2.4 | | V <sub>CC</sub> + 1 | 2.2 | | V <sub>CC</sub> + 1 | | | High-level program enable input voltage, VIH(PE) | 11.4 | 12 | 12.6 | 10.8 | 12 | 13.2 | V | | High-level program input voltage, VIH(PR) | 25 | 26 | 27 | 25 | 26 | 27 | V | | Low-level input voltage, VIL (except program) | VSS | | 0.65 | VSS | | 0.65 | V | | Low-level program input voltage, $V_{IL(PR)}$<br>Note: $V_{IL(PR)}$ max $\leq V_{IH(PR)} - 25 \text{ V}$ | Vss | | 1 | VSS | | 1 | v | | High-level program pulsle input current (sink), I <sub>IH(PR)</sub> | | · · · · · | 40 | | | 40 | mA | | Low-level program pulse input current (source), IIL(PR) | | - | 3 | | - | 3 | mA | | Operating case temperature, T <sub>C</sub> | - 55 | - | 125 | - 55 | | 125 | °C | # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | _ | MJ2708 | | SN | 1J27L08 | 3-45 | UNIT | |----------------|-------------------------------------|---------------------------------------------------------------|--------------|--------|------|-----|------------------|------|------| | | | | MIN TYP† MAX | | MAX | MIN | TYP <sup>†</sup> | MAX | 1 | | Vон | High-level output voltage | $I_{OH} = -100 \mu A$ | 3.7 | | | 3.7 | | | | | VOH | | $I_{OH} = -1 \text{ mA}$ | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | | | 0.45 | | | 0.40 | V | | t <sub>l</sub> | Input current (leakage) | $V_1 = 0 \text{ V to } 5.25 \text{ V}$ | | 1 | 10 | | 1 | 10 | μΑ | | lo | Output current (leakage) | $\overline{S}$ (PE) = 5 V,<br>V <sub>O</sub> = 0.4 V to 5.5 V | | 1 | 10 | | 1 | 10 | μА | | ВВ | Supply current from VBB | All in the birth | | 30 | 45 | | 9 | 18 | mA | | Icc | Supply current from V <sub>CC</sub> | All inputs high, S (PE) = 5 V, | | 6 | 10 | | 0.9 | 6 | mA | | IDD | Supply current from V <sub>DD</sub> | 3 (PE) = 5 V, | | 50 | 65 | | 20 | 34 | mA | # capacitance over recommended supply voltage range and operating case temperature range, $f = 1 \; MHz^{\dagger}$ | | PARAMETER | | SM | IJ' | | |----------------|--------------------|---|-----|-----|------| | | TANAMETER | T | YP‡ | MAX | UNIT | | Ci | Input capacitance | | 4 | 6 | pF | | C <sub>o</sub> | Output capacitance | | 8 | 12 | pF | $<sup>^{\</sup>dagger}$ This parameter is tested on sample basis only. 184 POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 6-36 **EPROM Devices** $<sup>^{\</sup>ddagger}$ All typical values are at T<sub>C</sub> = 25 $^{\circ}$ C and nominal voltages. # SMJ2708, SMJ27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES # switching characteristics over recommended supply voltage range and operating case temperature range | | PARAMETER | TEST CONDITIONS | SMJ2 | SMJ2708-35 | | SMJ2708<br>SMJ27L08 | | |---------------------|-----------------------------------------|-----------------------------------------|------|------------|-----|---------------------|----| | | . ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | MIN | MAX | MIN | MAX | | | t <sub>a(A)</sub> | Access time from Address | | | 350 | | 450 | ns | | ta(A) | Access time from S | $C_L = 100 pF$ | | 120 | | 120 | ns | | t <sub>v(A)</sub> | Output data valid after address change | 1 Series 54/74 TTL load | 0 | | 0 | | ns | | tdis | Output disable time <sup>†</sup> | $t_{f(S)}$ , $t_{f(A)} = 20 \text{ ns}$ | 0 | 120 | 0 | 120 | ns | | t <sub>C</sub> (rd) | Read cycle time | | 350 | | 450 | | ns | <sup>&</sup>lt;sup>†</sup>Value calculated from 0.5 volt delta to measured output level. # recommended timing requirements for programming $T_{\mbox{\scriptsize C}}~=~25\,^{\rm o}\mbox{\scriptsize C}$ | | PARAMETER | | SMJ' | | |---------------------|----------------------------------------------------|------|---------|------| | | | | MIN MAX | UNIT | | tw(PR) | Pulse duration, program pulse | 0.1 | | ms | | t <sub>t</sub> | Transition times (except program pulse) | | 20 | ns | | t <sub>t(PR)</sub> | Transition times, program pulse | 50 | 2000 | ns | | t <sub>su(A)</sub> | Address setup time | 10 | | μS | | t <sub>su(D)</sub> | Data setup time | 10 | ) | μS | | t <sub>su(PE)</sub> | Program enable setup time | 10 | ) | μ5 | | th(A) | Address hold time | 1000 | | ns | | th(DA) | Address hold time after program input data stopped | ( | | ns | | th(D) | Data hold time | 1000 | | ns | | th(PE) | Program enable hold time | 500 | ) | ns | | tSLAX | Delay time, S(PE) low to address change | | | ns | POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 #### PARAMETER MEASUREMENT INFORMATION FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT \* $\overline{S}$ (PE) is at +12 V through N program loops where N <100 ms/tw (PR). NOTE: Q1-Q8 outputs are invalid up to 10 usec after programming (\$\overline{S}\$ (PE) goes low). All timing reference points in this data sheet (inputs and outputs) are 90% points. 184 6-38 POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 ### **TYPICAL '27L08-45 CHARACTERISTICS** STATIC OUTPUT VOLTAGE VS OUTPUT CURRENT 5 4.5 VOH 4 Static Output Voltage - V 3.5 3 TYPICAL CONDITIONS 8.0 0.6 0.4 0.2 0 0 IO - Output Current - mA Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas Instruments POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 184 6-39 6